Espressif Systems /ESP32-S3 /SENSITIVE /CORE_1_TOOMANYEXCEPTIONS_M_OVERRIDE_0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE_1_TOOMANYEXCEPTIONS_M_OVERRIDE_0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CORE_1_TOOMANYEXCEPTIONS_M_OVERRIDE_LOCK)CORE_1_TOOMANYEXCEPTIONS_M_OVERRIDE_LOCK

Description

core1 toomanyexception override configuration register 0.

Fields

CORE_1_TOOMANYEXCEPTIONS_M_OVERRIDE_LOCK

Set 1 to lock core1 toomanyexception override configuration register

Links

() ()